

# SC7123 High Speed Triple 10-Bit Video D/A Converter

# FEATURES

- 240 MSPS THROUGHPUT RATE
- TRIPLE 10-bit D/A CONVERTER
- WIDE SPURIOUS-FREE DYNAMIC RANGE:
   76 dB at f<sub>CLK</sub> = 50 MHz; f<sub>OUT</sub> = 1 MHz
   77dB at f<sub>CLK</sub> = 100 MHz; f<sub>OUT</sub> = 2.01 MHz
- DIFFERENTIAL CURRENT OUTPUT
- RS-343A-/RS-170-COMPATIBLE OUTPUT
- SINGLE 5/3.3V POWER SUPPLY
- TTL-COMPATIBLE INPUTS
- OUTPUT CURRENT RANGE: 2.0 mA TO 26.5 mA
- LOW POWER STANDBY MODE (1mW)
- 48-PIN LQFP PB-FREE PACKAGE

# APPLICATIONS

- IMAGE PROCESSING
- HIGH RESOLUTION COLOR GRAPHICS
- VIDEO SIGNAL RECONSTRUCTION
- INSTRUMENTATION

# DESCRIPTION

The SC7123 is a low cost general-purpose triple high-speed D/A converter, which is optimized for video graphics applications. The SC7123 contains three

matched 10-bit DACs, which adopt an advanced, high speed, segmented architecture. It consists of a standard TTL input interface, a set of high impedance, analog output current sources and a complementary output. The SC7123 has additional video control signals, composite SYNC and BLANK. The SC7123 also has a power save mode. Its monolithic CMOS construction ensures greater functionality. Featured by a proprietary switching technique and segmented current source architecture, the SC7123 dramatically reduce spurious components and enhance dynamic performance. Through the Edge-triggered input latches and a built-in 1.235V temperature compensated bandgap reference, the SC7123 provide the costumers an easy and cost-saving choice.

The SC7123 is developed for low-power low-voltage applications, whose supply range is from +2.7V to +5V. The SC7123 is specified over the industrial ( $-40^{\circ}$ C to +85°C) or commercial ( $0^{\circ}$ C to +70°C) temperature ranges.

# **PRODUCT HIGHLIGHTS**

- 240MHz MAXIMUM SAMPLING CLOCK FREQUENCY
- 10BIT RESOLUTION
- ON-CHIP 1.235V REFERENCE
- ADJUSTABLE SCALE FROM 2mA TO 26.5mA
- HIGH ESD CAPABILITY (>8000V HBM)



# FUNCTIONAL BLOCK DIAGRAM

#### REV. 2.1.1

Information furnished by SteadiChips is believed to be accurate and reliable. However, no responsibility is assumed by SteadiChips for its use, or for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SteadiChips



# SPECIFICATIONS

# **5 V SPECIFICATIONS**

(V<sub>AA</sub> = 5.0 V±5%, R<sub>SET</sub> = 560  $\Omega$ , Typical values are at T<sub>A</sub> = +25°C, unless otherwise noted.)

| PARAMETER                            | MIN   | ТҮР   | MAX          | UNITS              |
|--------------------------------------|-------|-------|--------------|--------------------|
| RESOLUTION(Each DAC)                 |       | 10    |              | Bits               |
| ΜΟΝΟΤΟΝΙCITY                         |       |       | Guaranteed M | onotonic           |
| DC ACCURACY                          |       |       |              |                    |
| Differential Nonlinearity (DNL)      | -1    | ±0.7  | +1           | LSB                |
| Integral Nonlinearity (INL)          | -1    | ±0.8  | +1           | LSB                |
| DIGITAL INPUT                        |       |       |              |                    |
| Input High Voltage, V <sub>IH</sub>  | 2     |       |              | v                  |
| Input Low Voltage, V <sub>IL</sub>   |       | 0.8   |              | V                  |
| Input Capacitance, C <sub>IN</sub>   |       | 10    |              | pF                 |
| ANALOG OUTPUT                        |       |       |              |                    |
| Offset Error                         | -0.13 |       | +0.13        | % of FSR           |
| Gain Error (With Internal Reference) | -5    | ±1    | +5           | % of FSR           |
| Full-Scale Output Current (1)        | 2.0   |       | 26.5         | mA                 |
| (2)                                  | 2.0   |       | 18.5         | mA                 |
| DAC-to-DAC Matching                  |       | 1     | 3            | %                  |
| Output Resistance                    |       | 100   |              | kΩ                 |
| Output Capacitance                   |       | 5     |              | pF                 |
| VOLTAGE REFERENCE,                   |       |       |              |                    |
| EXTERNAL AND INTERNAL                |       |       |              |                    |
| Reference Voltage                    | 1.12  | 1.235 | 1.35         | v                  |
| POWER SUPPLY                         |       |       |              |                    |
| Analog Supply Current                |       | 63    | 68           | mA                 |
| Digital Supply Current (3)           |       | 3     | 7            | mA                 |
| Standby Supply Current               |       | 0.2   |              | mA                 |
| Power Supply Rejection Ratio         | -0.5  |       | +0.5         | % of FSR <b>/V</b> |

NOTES

(1) Green DAC,  $\overline{\text{SYNC}}$  tie to logic 1.

(2) RGB DAC,  $\overline{\text{SYNC}}$  tie to logic 0.

(3) Fclk=50MHz



# **3.3V SPECIFICATIONS**

( $V_{AA}$  = 3.3 V±10%,  $R_{SET}$  = 560  $\Omega$ , Typical values are at  $T_A$  = +25°C, unless otherwise noted.)

Table 2.

| PARAMETER                            | MIN   | ТҮР   | MAX          | UNITS      |
|--------------------------------------|-------|-------|--------------|------------|
| RESOLUTION(Each DAC)                 |       | 10    |              | Bits       |
| ΜΟΝΟΤΟΝΙCITY                         |       |       | Guaranteed I | Monotonic  |
| DC ACCURACY                          |       |       |              |            |
| Differential Nonlinearity (DNL)      | -1    | ±0.4  | +1           | LSB        |
| Integral Nonlinearity (INL)          | -1    | ±0.5  | +1           | LSB        |
| DIGITAL INPUT                        |       |       |              |            |
| Input High Voltage, V <sub>IH</sub>  | 2     |       |              | V          |
| Input Low Voltage, V <sub>IL</sub>   |       | 0.8   |              | V          |
| Input Capacitance, C <sub>IN</sub>   |       | 10    |              | pF         |
| ANALOG OUTPUT                        |       |       |              |            |
| Offset Error                         | -0.13 |       | +0.13        | % of FSR   |
| Gain Error (With Internal Reference) | -5    | ±1    | +5           | % of FSR   |
| Full-Scale Output Current (1)        | 2.0   |       | 26.5         | mA         |
| (2)                                  | 2.0   |       | 18.5         | mA         |
| DAC-to-DAC Matching                  |       | 1     | 3            | %          |
| Output Resistance                    |       | 100   |              | kΩ         |
| Output Capacitance                   |       | 5     |              | pF         |
| VOLTAGE REFERENCE,                   |       |       |              |            |
| EXTERNAL AND INTERNAL                |       |       |              |            |
| Reference Voltage                    | 1.12  | 1.235 | 1.35         | V          |
| POWER SUPPLY                         |       |       |              |            |
| Analog Supply Current                |       | 63    | 68           | mA         |
| Digital Supply Current (3)           |       | 3     | 7            | mA         |
| Standby Supply Current               |       | 0.2   |              | mA         |
| Power Supply Rejection Ratio         | -0.5  |       | +0.5         | % of FSR/V |

NOTES

(1) Green DAC,  $\overline{\text{SYNC}}$  tie to logic 1.

(2) RGB DAC,  $\overline{\text{SYNC}}$  tie to logic 0.

(3) Fclk=50MHz



# **5V DYNAMIC SPECIFICATIONS**

(V<sub>AA</sub> = 5.0 V±5%, R<sub>SET</sub> = 560  $\Omega$ , Typical values are at T<sub>A</sub> = +25°C, unless otherwise noted.)

Table 3.

| PARAMETER                                              | MIN | ТҮР | MAX | UNITS |
|--------------------------------------------------------|-----|-----|-----|-------|
| SPURIOUS-FREE DYNAMIC RANGE                            |     |     |     |       |
| Single-Ended Output                                    |     |     |     |       |
| f <sub>CLOCK</sub> =50MSPS; f <sub>OUT</sub> =1.01MHz  |     | 73  |     | dBc   |
| f <sub>CLOCK</sub> =50MSPS; f <sub>OUT</sub> =2.51MHz  |     | 67  |     | dBc   |
| f <sub>CLOCK</sub> = 50MSPS; f <sub>OUT</sub> =5.11MHz |     | 64  |     | dBc   |
| f <sub>CLOCK</sub> =100MSPS; f <sub>OUT</sub> =1.01MHz |     | 70  |     | dBc   |
| $f_{CLOCK}$ =100MSPS; $f_{OUT}$ =2.51MHz               |     | 73  |     | dBc   |
| $f_{CLOCK}$ =100MSPS; $f_{OUT}$ =5.11MHz               |     | 71  |     | dBc   |
| Double-Ended Output                                    |     |     |     |       |
| f <sub>CLOCK</sub> =50MSPS; f <sub>OUT</sub> =1.01MHz  |     | 76  |     | dBc   |
| f <sub>CLOCK</sub> =50MSPS; f <sub>OUT</sub> =2.51MHz  |     | 68  |     | dBc   |
| f <sub>CLOCK</sub> = 50MSPS; f <sub>OUT</sub> =5.11MHz |     | 66  |     | dBc   |
| f <sub>CLOCK</sub> =100MSPS; f <sub>OUT</sub> =1.01MHz |     | 73  |     | dBc   |
| f <sub>CLOCK</sub> =100MSPS; f <sub>OUT</sub> =2.01MHz |     | 77  |     | dBc   |
| $f_{CLOCK}$ =100MSPS; $f_{OUT}$ =5.1MHz                |     | 75  |     | dBc   |
| $f_{CLOCK}$ =100MSPS; $f_{OUT}$ =10.2MHz               |     | 71  |     | dBc   |
| Total Harmonic Distortion                              |     |     |     |       |
| f <sub>CLOCK</sub> =50MSPS; f <sub>OUT</sub> =1.01MHz  |     | -74 |     | dBc   |
| f <sub>CLOCK</sub> =50MSPS; f <sub>OUT</sub> =2.51MHz  |     | -68 |     | dBc   |
| $f_{CLOCK}$ =100MSPS; $f_{OUT}$ =1.01MHz               |     | -73 |     | dBc   |
| f <sub>CLOCK</sub> =100MSPS; f <sub>OUT</sub> =2.51MHz |     | -75 |     | dBc   |

# **5 V TIMING SPECIFICATIONS**

(V<sub>AA</sub> = 5.0 V±5%, R<sub>SET</sub> = 560  $\Omega$ , Typical values are at T<sub>A</sub> = +25°C, unless otherwise noted.)

#### Table 4.

| PARAMETER                     | Symbol         | MIN | ТҮР | MAX | UNITS | Conditions     |
|-------------------------------|----------------|-----|-----|-----|-------|----------------|
| ANALOG OUTPUTS                |                |     |     |     |       |                |
| Analog Output Delay           | t1             |     | 4.0 |     | ns    |                |
| Analog Output Rise/Fall Time  | t2             |     | 1.0 |     | ns    |                |
| Analog Output Transition Time | t3             |     | 15  |     | ns    |                |
| CLOCK CONTROL                 |                |     |     |     |       |                |
| Data and Control Setup        | ts             | 1.5 |     |     | ns    |                |
| Data and Control Hold         | th             | 2.5 |     |     | ns    |                |
| CLOCK Period                  | tp             | 4.2 |     |     | ns    |                |
| CLOCK Pulse Width High        | t <sub>H</sub> | 4   |     |     | ns    | fclк = 100 MHz |
| CLOCK Pulse Width Low         | tL             | 4   |     |     | ns    | fclк = 100 MHz |



# **3.3V DYNAMIC SPECIFICATIONS**

(V<sub>AA</sub> = 3.3 V±10%, R<sub>SET</sub> = 560  $\Omega$ , Typical values are at T<sub>A</sub> = +25°C, unless otherwise noted.)

Table 5.

| PARAMETER                                              | MIN | ТҮР | MAX | UNITS |
|--------------------------------------------------------|-----|-----|-----|-------|
| SPURIOUS-FREE DYNAMIC RANGE                            |     |     |     |       |
| Single-Ended Output                                    |     |     |     |       |
| f <sub>CLOCK</sub> =50MSPS; f <sub>OUT</sub> =1.01MHz  |     | 72  |     | dBc   |
| f <sub>CLOCK</sub> =50MSPS; f <sub>OUT</sub> =2.51MHz  |     | 66  |     | dBc   |
| f <sub>CLOCK</sub> = 50MSPS; f <sub>OUT</sub> =5.11MHz |     | 63  |     | dBc   |
| f <sub>CLOCK</sub> =100MSPS; f <sub>OUT</sub> =1.01MHz |     | 70  |     | dBc   |
| f <sub>CLOCK</sub> =100MSPS; f <sub>OUT</sub> =2.51MHz |     | 73  |     | dBc   |
| f <sub>CLOCK</sub> =100MSPS; f <sub>OUT</sub> =5.11MHz |     | 72  |     | dBc   |
| Double-Ended Output                                    |     |     |     |       |
| f <sub>CLOCK</sub> =50MSPS; f <sub>OUT</sub> =1.01MHz  |     | 74  |     | dBc   |
| f <sub>CLOCK</sub> =50MSPS; f <sub>OUT</sub> =2.51MHz  |     | 68  |     | dBc   |
| f <sub>CLOCK</sub> = 50MSPS; f <sub>OUT</sub> =5.11MHz |     | 65  |     | dBc   |
| f <sub>CLOCK</sub> =100MSPS; f <sub>OUT</sub> =1.01MHz |     | 72  |     | dBc   |
| f <sub>CLOCK</sub> =100MSPS; f <sub>OUT</sub> =2.51MHz |     | 76  |     | dBc   |
| f <sub>CLOCK</sub> =100MSPS; f <sub>OUT</sub> =5.11MHz |     | 74  |     | dBc   |
| Total Harmonic Distortion                              |     |     |     |       |
| $f_{CLOCK}$ =50MSPS; $f_{OUT}$ =1.01MHz                |     | -75 |     | dBc   |
| f <sub>CLOCK</sub> =50MSPS; f <sub>OUT</sub> =2.51MHz  |     | -69 |     | dBc   |
| $f_{CLOCK}$ =100MSPS; $f_{OUT}$ =1.01MHz               |     | -73 |     | dBc   |
| f <sub>CLOCK</sub> =100MSPS; f <sub>OUT</sub> =2.51MHz |     | -75 |     | dBc   |

# **3.3 V TIMING SPECIFICATIONS**

(V<sub>AA</sub> = 3.3 V±10%, R<sub>SET</sub> = 560  $\Omega$ , Typical values are at T<sub>A</sub> = +25°C, unless otherwise noted.)

| Table 6. |  | le | 6. |
|----------|--|----|----|
|----------|--|----|----|

| PARAMETER                     | Symbol         | MIN | ТҮР | MAX | UNITS | Conditions     |
|-------------------------------|----------------|-----|-----|-----|-------|----------------|
| ANALOG OUTPUTS                |                |     |     |     |       |                |
| Analog Output Delay           | t1             |     | 4.0 |     | ns    |                |
| Analog Output Rise/Fall Time  | t2             |     | 1.0 |     | ns    |                |
| Analog Output Transition Time | t3             |     | 15  |     | ns    |                |
| CLOCK CONTROL                 |                |     |     |     |       |                |
| Data and Control Setup        | ts             | 1.5 |     |     | ns    |                |
| Data and Control Hold         | th             | 2   |     |     | ns    |                |
| CLOCK Period                  | tp             | 4.2 |     |     | ns    |                |
| CLOCK Pulse Width High        | t <sub>H</sub> | 4   |     |     | ns    | fclк = 100 MHz |
| CLOCK Pulse Width Low         | tL             | 4   |     |     | ns    | fclк = 100 MHz |





Figure 2. Timing Diagram

# **PIN CONFIGURATION**



Figure3. Pin Configuration



# Table 7. Pin Function Descriptions

| Pin No.            | Name         | Function                                                                                                                                                     |
|--------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.10               |              | Green Channel Data Inputs (TTL Compatible).Data is registered on the rising edge of CLOCK. G9 is the Most Significant                                        |
| 1-10               | G0-G9        | Data Bit. Unused inputs should be connected to GND.                                                                                                          |
|                    |              | Blanking Control Input (TTL Compatible). A Logic 0 on this control input drives the analog outputs, IOR, IOB, and IOG,                                       |
| 11                 | BLANK        | to the reference blanking level. The rising edge of CLOCK latches the $\overline{\mathrm{BLANK}}$ signal. When $\overline{\mathrm{BLANK}}$ is a Logic 0, the |
|                    |              | value of R0 to R9, G0 to G9, and B0 to B9 are ignored.                                                                                                       |
|                    |              | Composite Sync Control Input (TTL Compatible). A Logic 1 on the SYNC input switches on a 40 IRE current source,                                              |
| 12                 | CVNIC        | which is internally connected to the IOG analog output. $\overline{	ext{SYNC}}$ should only be asserted during the blanking interval                         |
| 12                 | SYNC         | since it does not override any other control or data input. The rising edge of CLOCK latches the $\overline{ m SYNC}$ signal. The                            |
|                    |              | SYNC should be asserted to Logic 0 if sync information is not required on the green channel.                                                                 |
| 13,29,30           | VAA          | Power Supply. All VAA Pins must be connected.                                                                                                                |
|                    |              | Blue Channel Data Inputs (TTL Compatible).Data is registered on the rising edge of CLOCK. B9 is the Most Significant                                         |
| 14-23              | B0-B9        | Data Bit. Unused inputs should be connected to GND.                                                                                                          |
| 24                 | CLOCK        | Clock Input (TTL Compatible). Data and control signals are registered on positive edge of clock.                                                             |
| 25-26              | GND          | Ground. ALL GND pins must be connected.                                                                                                                      |
|                    |              | Complementary Blue Channel Current Output. Full-scale current when B0-B9 are 0s. When it is not required, it should                                          |
| 27                 | IOB          | be tied to ground.                                                                                                                                           |
|                    |              | Blue Channel Current Output. It is capable of directly driving a doubly terminated 75 $\Omega$ coaxial cable. The Full-scale                                 |
| 28                 | IOB          | current output will be shown on this pin when B0-B9 are 1s.                                                                                                  |
| 24                 | 100          | Complementary Green Channel Current Output. Full-scale current when G0-G9 are 0s. When it is not required, it                                                |
| 31                 | IOG          | should be tied to ground.                                                                                                                                    |
| 22                 | 100          | Green Channel Current Output. It is capable of directly driving a doubly terminated 75 $\Omega$ coaxial cable. The Full-scale                                |
| 32                 | IOG          | current output will be shown on this pin when G0-G9 are 1s.                                                                                                  |
| 22                 |              | Complementary Red Channel Current Output. Full-scale current when R0-R9 are 0s. When it is not required, it should                                           |
| 33                 | IOR          | be tied to ground.                                                                                                                                           |
|                    |              | Red Channel Current Output. It is capable of directly driving a doubly terminated 75 $\Omega$ coaxial cable. The Full-scale                                  |
| 34                 | IOR          | current output will be shown on this pin when R0-R9 are 1s.                                                                                                  |
| 35                 | СОМР         | Bandwidth/Noise Reduction Node. Add $0.1\mu$ F to V <sub>AA</sub> for optimum performance.                                                                   |
| 36                 | VREF         | Reference Voltage Input/Output (1.235V).                                                                                                                     |
|                    |              | The full-scale current driving on each of the output channels is determined by the resistor (RsET) connected between                                         |
|                    |              | this pin and GND. For nominal video levels into a doubly terminated 75 $\Omega$ load, R <sub>SET</sub> equals to 530 $\Omega$ .                              |
| 27                 |              | The relationship between RseT and the full-scale output current on IOR, IOG(SYNC tied Logic 0), and IOB is given by:                                         |
| 37                 | Rset         | IOR, IOB, IOG (mA) = 7989.6 × VREF (V)/ RSET ( $\Omega$ )                                                                                                    |
|                    |              | The relationship between RsET and the full-scale output current on IOG (SYNC being asserted to Logic 1) is given by:                                         |
|                    |              | IOG (mA) = 11,445 × VREF (V)/ RSET ( $\Omega$ )                                                                                                              |
| 38                 | PSAVE        | Power-Save Control Input (Active Low). A built-in pull-up circuit is attached.                                                                               |
| 20.40              | <b>DO</b> 50 | Red Channel Data Inputs (TTL Compatible).Data is registered on the rising edge of CLOCK. R9 is the Most Significant                                          |
| 39-48 <b>R0-R9</b> |              | Data Bit. Unused inputs should be connected to GND.                                                                                                          |

# **ORDERING GUIDE**

| Model     | Temperature Range | Package Descriptions | Shipment Package |  |  |
|-----------|-------------------|----------------------|------------------|--|--|
| SC7123AEG | -40°C to +85°C    | 48-Lead LQFP         | Reel (1K pcs)    |  |  |



# **DEFINITIONS OF SPECIFICATIONS**

# Linearity Error (Integral Nonlinearity or INL)

Linearity error is as the measure of the maximum deviation of the actual analog output from the ideal output, determined by a straight line drawn from zero to full scale.

# Differential Nonlinearity (or DNL)

DNL is defined as the variation in analog value, normalized to full scale, associated with a 1 LSB change in digital input code.

## Monotonicity

As the digital input increases, if the output will never decreases, A D/A converter is monotonic.

## **Gain Error**

The difference between the actual and ideal output span. The actual span is determined by the output when all inputs are set to 1s minus the output when all inputs are set to 0s.

## **Offset Error**

Offset Error is the measure of deviation of the output current from the ideal of zero when the inputs of D/A are all 0s.

## **Output Compliance Range**

The maximum allowable voltage range measured at the D/A's output. Nonlinear performance might occur when the output voltage is beyond this limit.

## **Power Supply Rejection**

Power Supply Rejection indicates the influence of variation of Power supply to the output. It is the ratio of the output change in the full-scale to the Power Supply change.

## **Settling Time**

The time required for the output from the start of the output transition to reach and remain within a specified error band about its final value.

## Glitch Impulse

Glitch Impulse is specified as the net area of the glitch in pV-s.

## **Blanking Level**

The level separating the  $\overline{SYNC}$  portion from the video portion of the waveform. Usually referred to as the

front porch or back porch. At 0 IRE units, it is the level that shuts off the picture tube, resulting in the blackest possible picture.

# Color Video (RGB)

This refers to the technique of combining the three primary colors of red, green, and blue to produce color pictures within the usual spectrum. In RGB monitors, three DACs are required, one for each color.

## Sync Signal (SYNC)

The position of the composite video signal that synchronizes the scanning process.

## **Gray Scale**

The discrete levels of video signal between reference black and reference white levels. A 10-bit DAC contains 1024 different levels.

# **Reference Black Level**

The maximum negative polarity amplitude of the video signal.

## **Reference White Level**

The maximum positive polarity amplitude of the video signal.

## Sync Level

The peak level of the  $\overline{\text{SYNC}}$  signal.

## Video Signal

The portion of the composite video signal that varies in gray scale levels between reference white and reference black. Also referred to as the picture signal, this is the portion that can be visually observed.

## **Spurious-Free Dynamic Range**

SFDR is defined as the ratio in dB of the RMS value of the maximum signal component to the RMS value of the next largest noise or harmonic distortion component.

## **Total Harmonic Distortion**

THD is the ratio in dB of the RMS sum of the first six harmonic components to the RMS value of the measured input signal.



# **5V Typical DC Characterization Curves** (V<sub>AA</sub>=5V, R<sub>SET</sub> = 560Ω, 75Ω Doubly Terminated Load, T<sub>A</sub>=+25°C,

unless otherwise noted)



Figure 4. Typical DNL

Figure 5. Typical INL

# **5V Typical AC Characterization Curves** ( $V_{AA}$ =5V, $R_{SET}$ = 560 $\Omega$ , 75 $\Omega$ Doubly Terminated Load, $T_A$ =+25°C,

unless otherwise noted)







Figure 7. SFDR vs.  $f_{OUT} @ f_{CLK} = 100 \text{ MHz}$ (Single-Ended and Differential-Ended)



# **3.3V Typical DC Characterization Curves** (V<sub>AA</sub>=3.3V, R<sub>SET</sub> = 560Ω, 75Ω Doubly Terminated Load,





# **3.3V Typical AC Characterization Curves** ( $V_{AA}$ =3.3V, $R_{SET}$ = 560 $\Omega$ , 75 $\Omega$ Doubly Terminated Load,

T<sub>A</sub>=+25°C, unless otherwise noted)







Figure 11. SFDR vs.  $f_{OUT} @ f_{CLK} = 100 \text{ MHz}$ (Single-Ended and Differential-Ended)



#### FUNCTIONAL DESCRIPTION

Figure 1 shows a block diagram of the device SC7123. The SC7123 is a fast well-matched triple DAC with current outputs optimized for graphics and video applications. Because all this circuitry is on one monolithic device, matching between the three DACs is optimized. As well as matching, the use of identical current sources in a monolithic design guarantees monotonicity and low glitch. The DAC output stages are designed to provide direct drive of doubly-terminated 75- $\Omega$  loads (37.5  $\Omega$ ). The full-scale output current of all three DACs is determined by a single resistor connecting the  $R_{\text{SET}}$  pin to GND. A 530 $\!\Omega$ resistor is suitable for most applications requiring 700-mV output levels. The on-board operational amplifier stabilizes the full-scale output current against temperature and power supply variations. The SC7123 is capable of operating up to a 240MHz sampling rate.

#### **DIGITAL INPUTS**

There are 30 bits of pixel data (color information), R0 to R9, G0 to G9, and B0 to B9, registered into the device on the rising edge of each clock cycle. These data are presented to the three 10-bit DACs and converted to three analog (RGB) output waveforms (see Figure 12).



Figure 12. Video Data Input/Output

The SC7123 has two additional control signals BLANK and SYNC which are registered on the rising edge of CLOCK to maintain synchronization with the pixel data stream. The BLANK and SYNC functions allow for the encoding of these video synchronization signals onto the RGB video output. This is done by adding appropriately weighted current sources to the analog outputs, as determined by the logic levels on the **BLANK** and **SYNC** digital inputs. Figure 13 shows the analog output, RGB video waveform of the SC7123. The influence of  $\overline{\text{SYNC}}$  and  $\overline{\text{BLANK}}$  on the analog video waveform is illustrated. Table 8 shows the detail of the resultant effect on the analog outputs of BLANK and <u>SYNC</u>. All digital inputs are TTL-compatible.

## **CLOCK INPUT**

SC7123 • Rev.2.1.1

The CLOCK input of the SC7123 is typically the pixel clock rate of the system. The clock input is TTL-compatible. All video data and control inputs are registered into the SC7123 on the rising edge of CLOCK. It is recommended that the CLOCK input to the SC7123 be driven by a TTL buffer to avoid reflection induced jitter, overshoot, and undershoot.





NOTES 1.OUTPUTS CONNECTED TO A DOUBLE TERMINATED 75Ω LOAD. 2.VREF=1.235V,RSET=530Ω. 3.RS-343 LEVELS AND TOLERANCES ASSUMED ON ALL LEVELS.



|                       |            | e (1:3E1 00011) |             |             |             |       |                   |
|-----------------------|------------|-----------------|-------------|-------------|-------------|-------|-------------------|
| Video Output<br>Level | IOG(mA)    | IOG(mA)         | IOR/IOB(mA) | IOR/IOB(mA) | <u>SYNC</u> | BLANK | DAC Input<br>Data |
| White Level           | 26.67      | 0               | 18.62       | 0           | 1           | 1     | 0x3FFH            |
| Video                 | Video+8.05 | 18.62-Video     | Video       | 18.62-Video | 1           | 1     | Data              |
| Video to<br>BLANK     | Video      | 18.62-Video     | Video       | 18.62-Video | 0           | 1     | Data              |
| Black Level           | 8.05       | 18.62           | 0           | 18.62       | 1           | 1     | 0x000H            |
| Black to<br>BLACK     | 0          | 18.62           | 0           | 18.62       | 0           | 1     | 0x000H            |
| BLANK Level           | 8.05       | 18.62           | 0           | 18.62       | 1           | 0     | 0xXXXH            |
| SYNC Level            | 0          | 18.62           | 0           | 18.62       | 0           | 0     | 0xXXXH            |

# Table8 . Video Output Truth Table ( $R_{SET} = 530\Omega$ , $R_L = 37.5\Omega$ )

## VIDEO SYNCHRONIZATION AND CONTROL

The SC7123 has a single composite sync ( $\overline{SYNC}$ ) input control. When the  $\overline{SYNC}$  input be tied to logic 1, the sync current is internally connected directly to the IOG output, thus encoding video synchronization information onto the green video channel. If it is not required to encode sync information onto the SC7123, the  $\overline{SYNC}$  input should be tied to logic 0.

# **REFERENCE INPUT**

The SC7123 contains a built-in 1.235V bandgap reference. The VREF pin is normally terminated to SC7123 • Rev.2.1.1

GND through a  $0.1\mu$ F capacitor. Alternatively, if required, it can also be flexibly overdriven by an external 1.235V reference.

A resistor,  $R_{SET}$  connected between the  $R_{SET}$  pin and GND, determines the full range of the output current according to the Equation 1 and Equation 2 for the SC7123.

IOG (mA) = 11,445×VREF (V)/ $R_{SET}$  (Ω) (Eq.1)

IOR, IOB(mA)=7989.6×VREF(V)/R<sub>SET</sub> (Ω) (Eq.2)

When  $\overline{\text{SYNC}}$  is connected to Logic 1, Equation 1 applies to green channel, while Equation 2 applies to



red and blue channel. When  $\overline{SYNC}$  is connected to Logic 0, Equation 2 applies to all the three channels. Using a variable value of  $R_{SET}$  allows for accurate adjustment of the analog output video levels. The 530 $\Omega$  resistor is suitable for most applications requiring 700-mV output level. These values typically correspond to the RS-343A video waveform values, as shown in Figure 13.

# ANALOG OUTPUTS

The SC7123 has three differential analog outputs, corresponding to the red, green, and blue video signals. The three analog outputs of the SC7123 are high impedance current sources. Each one of these three current outputs can directly driving a 37.5 $\Omega$  load, such as a doubly terminated 75 $\Omega$  coaxial cable. Figure 14 shows the required configuration for each of the three RGB outputs connected into a doubly terminated 75 $\Omega$  load. This arrangement develops RS-343A video output voltage levels across a 75 $\Omega$  monitor. A suggested method of driving RS-170 video levels into a 75 $\Omega$  monitor is shown in Figure 15. The output current levels of the DACs remain unchanged, but the source termination resistance, Z<sub>S</sub>, on each of the three DACs is changed from 75 $\Omega$  to 150 $\Omega$ .



## Figure14. Analog Output Termination for RS-343A





Figure 13 shows the video waveforms associated with the three RGB outputs driving the doubly terminated 75 $\Omega$  load of Figure 14. As well as the gray scale levels, black level to white level, Figure 13 also shows the contributions of SYNC and BLANK for the SC7123. These control inputs add appropriately weighted SC7123 • Rev.2.1.1

Triple 10-Bit Video D/A Converter

currents to the analog outputs, producing the specific output level requirements for video applications. Table 8 shows the detail of how the SYNC and BLANK inputs modify the output levels.

In some applications it may be required to drive long transmission line cable lengths. Cable lengths greater than 10 meters can attenuate and distort high frequency analog output pulses. So it is needed output buffers to compensate for some cable distortion. Buffers with large full power bandwidths and gains between two and four are required. These buffers also are required to supply sufficient current over the complete output voltage swing.

#### **GRAY SCALE OPERATION**

The SC7123 can also be used for standalone, gray scale (monochrome). Any one of the three channels, red, green, or blue, can be used as the input of the digital video data. The other two unused data channels should be tied to Logic 0. The unused analog outputs should be terminated with the same load as the one for the used channel. Such as, if the red channel is used and the output IOR is terminated with a doubly terminated 75 $\Omega$  load (37.5 $\Omega$ ), IOB and IOG should be terminated with the same 37.5 $\Omega$  resistors (see Figure 16).



**Figure16.** Input and Output Connections for Standalone Gray Scale or Composite Video

## POWER SAVE MODE OPERATION

The SC7123 may be powered down by tying the  $\overrightarrow{PSAVE}$  pin to Logic 0. In this case, the supply current is reduced to less than 1mA typically. A built-in active pull-up circuit guarantees that the SC7123 remains enabled as this pin is left disconnected.

## PCB LAYOUT CONSIDERATIONS

The SC7123 is optimally designed for the best noise performance, both radiated and conducted noise. To complement the excellent noise performance of the SC7123, it is imperative that great care be given to



the PCB layout. Figure 17 shows a recommended connection diagram for the SC7123.

Grounding and power-supply decoupling strongly influence the performance of the SC7123. Unwanted digital crosstalk may couple through the input, reference, power-supply, and ground connections, which may affect dynamic specifications like SNR or SFDR. The layout should be optimized for lowest noise on the SC7123 power and ground lines. This can be achieved by shielding the digital inputs and providing good decoupling. Shorten the lead length between groups of V<sub>AA</sub> and GND pins to minimize inductive ringing. A multilayer PCB board with separate ground and power-supply planes is recommended. The ground and power planes should separate the signal trace layer and the solder side layer. Noise on the analog power plane can be further reduced by using multiple decoupling capacitors (see Figure 17). Optimum performance is achieved by using  $0.1\mu F$  and  $0.01\mu F$  ceramic capacitors. Individually decouple each  $V_{AA}$  pin to ground by placing the capacitors as close as possible to the device with the capacitor leads as short as possible, thus minimizing lead inductance. It is important to note that while the SC7123 contains circuitry to reject power supply noise, this rejection decreases with frequency. The power-supply voltages should also be decoupled at the point they enter the PCB board with large tantalum or electrolytic capacitors. Ferrite beads with additional decoupling capacitors forming a pi network could also improve performance.

Isolate the digital signal lines to the SC7123 as much as possible from the analog outputs and other analog circuitry. Digital signal lines should not overlay the analog power plane. Long clock lines to the SC7123 should be avoided to minimize noise pickup.

Place the SC7123 as close as possible to the output connectors to minimize noise pickup and reflections due to impedance mismatch. The video output signals should overlay the ground plane and not the analog power plane, thereby maximizing the high frequency power supply rejection. For optimum performance, each of the three analog outputs should have a 75 $\Omega$  source termination resistance (doubly terminated 75 $\Omega$  configurations) to ground. This termination resistance should be as close as possible to the SC7123 to minimize reflections.









Figure 18. 48-Lead Low Profile Quad Flat Package [LQFP] (Dimensions shown in millimeter)